JEDEC Standard No. 400-5B
-i-
SERIAL PRESENCE DETECT (SPD) for DDR5 SDRAM MODULES
Contents
Page
1 Introduction / Scope ................................................................................................... 1
2 History .......................................................................................................................... 2
3 SPD Architecture ......................................................................................................... 3
4 Overlay Schema .......................................................................................................... 5
4.1 Solder Down Overlay Schema ....................................................................................... 5
4.2 UDIMM Overlay Schema ............................................................................................... 5
4.3 RDIMM and LRDIMM Overlay Schema ......................................................................... 6
4.4 MRDIMM Overlay Schema ............................................................................................ 6
4.5 DDIMM Overlay Schema ............................................................................................... 7
4.6 NVDIMM-N Overlay Schema ......................................................................................... 7
4.7 NVDIMM-P Overlay Schema ......................................................................................... 8
4.8 CAMM2 Overlay Schema .............................................................................................. 8
5 Parsing the SPD .......................................................................................................... 9
6 SPD Revision Progression ....................................................................................... 11
7 Address Map .............................................................................................................. 12
7.1 ASCII Decode Matrix for SPDs .................................................................................... 14
8 Details of Each Byte .................................................................................................. 15
8.1 Blocks 0 and 1: General Configuration Section: Bytes 0~127 (0x000~0x07F) ............ 15
8.1.1 (DDR5): Byte 0 (0x000): Number of Bytes in SPD Device and Beta Level .................. 19
8.1.2 (DDR5): Byte 1 (0x001): SPD Revision for Base Configuration Parameters ............... 19
8.1.3 (DDR5): Byte 2 (0x002): Key Byte / Host Bus Command Protocol Type ..................... 21
8.1.4 (DDR5): Byte 3 (0x003): Key Byte / Module Type ........................................................ 22
8.1.5 (DDR5): Byte 4 (0x004): First SDRAM Density and Package ...................................... 23
8.1.6 (DDR5): Byte 5 (0x005): First SDRAM Addressing ...................................................... 23
8.1.7 (DDR5): Byte 6 (0x006): First SDRAM I/O Width ......................................................... 24
8.1.8 (DDR5): Byte 7 (0x007): First SDRAM Bank Groups and Banks Per Bank Group ...... 24
8.1.9 (DDR5): Byte 8 (0x008): Second SDRAM Density and Package ................................. 25
8.1.10 (DDR5): Byte 9 (0x009): Second SDRAM Addressing ................................................ 25
8.1.11 (DDR5): Byte 10 (0x00A): Secondary SDRAM I/O Width ............................................ 26
8.1.12 (DDR5): Byte 11 (0x00B): Second SDRAM Bank Groups and Banks Per Bank
Group ........................................................................................................................... 26
8.1.13 (DDR5): Byte 12 (0x00C): SDRAM BL32 and Post Package Repair ........................... 27
8.1.14 (DDR5): Byte 13 (0x00D): SDRAM Duty Cycle Adjuster and Partial Array Self Refresh 27
8.1.15 (DDR5): Byte 14 (0x00E): SDRAM Fault Handling and Temperature Sense .............. 28
8.1.16 (DDR5): Byte 15 (0x00F): Reserved ............................................................................ 28
8.1.17 (DDR5): Byte 16 (0x010): SDRAM Nominal Voltage, VDD ......................................... 28
8.1.18 (DDR5): Byte 17 (0x011): SDRAM Nominal Voltage, VDDQ ....................................... 29
Downloaded by 65 56 (cdm_lj@163.com) on Nov 6, 2023, 10:55 pm PST
JEDEC
- 1
- 2
前往页