###############################################################################
## (c) Copyright 2009 - 2012 Xilinx, Inc. All rights reserved.
##
## This file contains confidential and proprietary information
## of Xilinx, Inc. and is protected under U.S. and
## international copyright and other intellectual property
## laws.
##
## DISCLAIMER
## This disclaimer is not a license and does not grant any
## rights to the materials distributed herewith. Except as
## otherwise provided in a valid license issued to you by
## Xilinx, and to the maximum extent permitted by applicable
## law: (1) THESE MATERIALS ARE MADE AVAILABLE "AS IS" AND
## WITH ALL FAULTS, AND XILINX HEREBY DISCLAIMS ALL WARRANTIES
## AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING
## BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-
## INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and
## (2) Xilinx shall not be liable (whether in contract or tort,
## including negligence, or under any other theory of
## liability) for any loss or damage of any kind or nature
## related to, arising under or in connection with these
## materials, including for any direct, or any indirect,
## special, incidental, or consequential loss or damage
## (including loss of data, profits, goodwill, or any type of
## loss or damage suffered as a result of any action brought
## by a third party) even if such damage or loss was
## reasonably foreseeable or Xilinx had been advised of the
## possibility of the same.
##
## CRITICAL APPLICATIONS
## Xilinx products are not designed or intended to be fail-
## safe, or for use in any application requiring fail-safe
## performance, such as life-support or safety devices or
## systems, Class III medical devices, nuclear facilities,
## applications related to the deployment of airbags, or any
## other applications that could lead to death, personal
## injury, or severe property or environmental damage
## (individually and collectively, "Critical
## Applications"). Customer assumes the sole risk and
## liability of any use of Xilinx products in Critical
## Applications, subject only to applicable laws and
## regulations governing limitations on product liability.
##
## THIS COPYRIGHT NOTICE AND DISCLAIMER MUST BE RETAINED AS
## PART OF THIS FILE AT ALL TIMES.
##
###############################################################################
## ____ ____
## / /\/ /
## /___/ \ / Vendor : Xilinx
## \ \ \/ Version : 2.4
## \ \ Application : MIG
## / / Filename : readme.txt
## /___/ /\ Date Last Modified : $Date: 2011/06/02 08:31:16 $
## \ \ / \ Date Created : Fri Oct 14 2011
## \___\/\___\
##
## Device : 7 Series
## Design Name : DDR2 SDRAM
## Purpose : Steps to run simulations using Modelsim/QuestaSim,
## Cadence IES, and Synopsys VCS
## Assumptions : Simulations are run in \sim folder of MIG output "Open IP
## Example Design" directory
## Reference :
## Revision History:
###############################################################################
MIG outputs script files required to run the simulations for Modelsim/QuestaSim,
Vivado Simulator, IES and VCS. These scripts are valid only for running
simulations for "Open IP Example Design"
1. How to run simulations in Modelsim/QuestaSim simulator
A) sim.do File :
a) The 'sim.do' file has commands to compile and simulate memory
interface design and run the simulation for specified period of time.
b) It has the syntax to Map the required libraries (unisims_ver,
unisim and secureip). The libraries should be mapped using
the following command
vmap unisims_ver <unisims_ver lib path>
vmap unisim <unisim lib path>
vmap secureip <secureip lib path>
Also, $XILINX_VIVADO environment variable must be set in order to compile glbl.v file
c) Displays the waveforms that are listed with "add wave" command.
B) Steps to run the Modelsim/QuestaSim simulation:
a) The user should invoke the Modelsim/QuestaSim simulator GUI.
b) Change the present working directory path to the sim folder.
In Transcript window, at Modelsim/QuestaSim prompt, type the following
command to change directory path.
cd <sim directory path>
c) Run the simulation using sim.do file.
At Modelsim/QuestaSim prompt, type the following command:
do sim.do
d) To exit simulation, type the following command at Modelsim/QuestaSim
prompt:
quit -f
e) Verify the transcript file for the memory transactions.
2. How to run simulations in Vivado simulator
A) Following files are provided :
a) The 'xsim_run.bat' is the executable file for Vivado simulator under
MicroSoft Windows environment.
b) The 'xsim_run.sh' is the executable file for Vivado simulator under
Linux environment.
c) The 'xsim_run.bat'/'xsim_run.sh' file has commands to compile and
simulate memory interface design and run the simulation for specified
period of time.
d) xsim_options.tcl file has commands to add waveforms and simulation
period.
e) xsim_files.prj file has list of rtl files for simulating the design.
f) $XILINX_VIVADO environment variable must be set in order to compile
glbl.v file
B) Steps to run the Vivado Simulator simulation:
a) Change the present working directory path to the sim folder of "Open
IP Example Design" path in the OS terminal.
b) Run the simulation using xsim_run.sh file under Linux environment and
xsim_run.bat under MicroSoft Windows environment.
c) Verify the transcript file for the memory transactions.
3. How to run Cadence IES Simulations
A) ies_run.sh File :
a) The "ies_run.sh" file contains the commands for simulation of the
hdl files.
b) Libraries must be mapped before running simulations. Following
procedure must be followed to before running simulations
1. Create two files named cds.lib and hdl.var in this directory
2. Create a directory 'worklib' in same directory.
mkdir worklib
3. Add following lines in the cds.lib file to map Xilinx libraries
DEFINE unisim /proj/xbuilds/2014.4_daily_latest/clibs/ius/13.20.005/lin64/lib/./unisim
DEFINE unisims_ver /proj/xbuilds/2014.4_daily_latest/clibs/ius/13.20.005/lin64/lib/./unisims_ver
DEFINE secureip /proj/xbuilds/2014.4_daily_latest/clibs/ius/13.20.005/lin64/lib/./secureip
DEFINE worklib ./worklib
4. ATTENTION: In above lines replace the path for libraries as per your
compiled Xilinx libraries directory
5. ATTENTION: Add the lines in the same order given above
6. Please make sure you need to map all Xilinx libraries mentioned above
7. Save and close the cds.lib file
Also, $XILINX_VIVADO environment variable must be set in order to
compile glbl.v file and the above mentioned library files
B) Steps to run the IES simulation:
a) Change the present working directory path to the sim folder of "Open
IP Example Design" path in the OS terminal.
b) Run the simulation using ies_run.sh file. Type the following command:
./ies_run.sh
c) Verify the ies_sim.log file for the memory transactions.
4. How to run Synopsys VCS Simulations
A) vcs_run.sh File :
a) The "vcs_run.sh" file contains the commands for simulation of hdl files.
b) Libraries must be mapped before running simulations. Following
procedur
没有合适的资源?快使用搜索试试~ 我知道了~
资源推荐
资源详情
资源评论
收起资源包目录
Vivado 2015.4 DDR 模板工程 (1410个子文件)
xsim_run.bat 3KB
xsim_run.bat 3KB
xsim_run.bat 3KB
xsim_run.bat 3KB
elaborate.bat 409B
elaborate.bat 409B
elaborate.bat 394B
elaborate.bat 393B
compile.bat 321B
compile.bat 321B
compile.bat 317B
compile.bat 317B
simulate.bat 292B
simulate.bat 288B
simulate.bat 285B
simulate.bat 285B
runme.bat 229B
runme.bat 229B
runme.bat 229B
test_ddr_func_impl_3596_1482627807.btree 0B
test_ddr_func_impl_3596_1482585106.btree 0B
test_ddr_func_impl_3596_1482580021.btree 0B
test_ddr_func_impl_3596_1482627936.btree 0B
test_ddr_func_synth_6200_1479716568.btree 0B
test_ddr_func_impl_3596_1482625528.btree 0B
xsim.dbg 1.58MB
xsim.dbg 1.51MB
xsim.dbg 1.41MB
xsim.dbg 1.29MB
u_ila_0_CV.dcp 3.51MB
u_ila_0_CV.dcp 2.73MB
u_ila_0_0_CV.dcp 2.46MB
u_ila_1_0_CV.dcp 2.42MB
u_ila_1_CV.dcp 2.33MB
u_ila_1_0_CV.dcp 2.1MB
u_ila_0_CV.dcp 2.06MB
u_ila_1_CV.dcp 1.97MB
u_ila_0_0_CV.dcp 1.9MB
my_ddr.dcp 1.73MB
my_ddr.dcp 1.73MB
my_ddr.dcp 1.73MB
u_ila_0_CV.dcp 971KB
dbg_hub_CV.dcp 232KB
dbg_hub_CV.dcp 206KB
example_top.dcp 10KB
compile.do 8KB
compile.do 8KB
compile.do 8KB
compile.do 8KB
sim.do 6KB
sim.do 6KB
sim.do 6KB
sim.do 6KB
simulate.do 298B
simulate.do 298B
simulate.do 189B
simulate.do 189B
elaborate.do 170B
elaborate.do 170B
simulate.do 158B
simulate.do 158B
wave.do 32B
wave.do 32B
wave.do 32B
wave.do 32B
simulate.do 11B
simulate.do 11B
xsimk.exe 7.14MB
xsimk.exe 6.5MB
xsimk.exe 5.81MB
xsimk.exe 5.74MB
filelist_irun.f 8KB
filelist_irun.f 8KB
filelist.f 7KB
filelist.f 7KB
filelist.f 7KB
filelist.f 7KB
filelist.f 7KB
filelist.f 7KB
filelist.f 7KB
filelist.f 7KB
filelist.f 7KB
filelist.f 7KB
usage_statistics_ext_labtool.html 3KB
xil_txt.in 1KB
xil_upgrade.in 1KB
.xsim_webtallk.info 60B
vivado_6632.backup.jou 1019B
vivado.jou 793B
vivado.jou 748B
vivado_12644.backup.jou 746B
vivado_5960.backup.jou 745B
vivado_2908.backup.jou 745B
vivado_9496.backup.jou 745B
vivado_4592.backup.jou 745B
vivado.jou 743B
vivado.jou 741B
vivado_7932.backup.jou 740B
vivado_7848.backup.jou 740B
vivado_13180.backup.jou 720B
共 1410 条
- 1
- 2
- 3
- 4
- 5
- 6
- 15
invalidusername
- 粉丝: 63
- 资源: 29
上传资源 快速赚钱
- 我的内容管理 展开
- 我的资源 快来上传第一个资源
- 我的收益 登录查看自己的收益
- 我的积分 登录查看自己的积分
- 我的C币 登录后查看C币余额
- 我的收藏
- 我的下载
- 下载帮助
最新资源
资源上传下载、课程学习等过程中有任何疑问或建议,欢迎提出宝贵意见哦~我们会及时处理!
点击此处反馈
安全验证
文档复制为VIP权益,开通VIP直接复制
信息提交成功
- 1
- 2
- 3
前往页